Skip to content
@pulp-platform

pulp-platform

Pinned Loading

  1. carfield carfield Public

    A mixed-criticality platform built around Cheshire, with a number of safety/security and predictability features. Ready-to-use FPGA flow on multiple boards is available.

    Tcl 72 14

  2. pulpissimo pulpissimo Public

    This is the top-level project for the PULPissimo Platform. It instantiates a PULPissimo open-source system with a PULP SoC domain, but no cluster.

    SystemVerilog 393 168

  3. cheshire cheshire Public

    A minimal Linux-capable 64-bit RISC-V SoC built around CVA6

    Verilog 209 50

  4. snitch_cluster snitch_cluster Public

    An energy-efficient RISC-V floating-point compute cluster.

    C 55 58

  5. axi axi Public

    AXI SystemVerilog synthesizable IP modules and verification infrastructure for high-performance on-chip communication

    SystemVerilog 1.2k 272

  6. ara ara Public

    The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core

    C 387 132

Repositories

Showing 10 of 295 repositories
  • snitch_cluster Public

    An energy-efficient RISC-V floating-point compute cluster.

    pulp-platform/snitch_cluster’s past year of commit activity
    C 55 Apache-2.0 58 15 7 Updated Dec 30, 2024
  • pulp-nnx Public
    pulp-platform/pulp-nnx’s past year of commit activity
    C 4 Apache-2.0 0 0 0 Updated Dec 30, 2024
  • iDMA Public

    A modular, parametrizable, and highly flexible Data Movement Accelerator (DMA)

    pulp-platform/iDMA’s past year of commit activity
    SystemVerilog 113 29 7 6 Updated Dec 29, 2024
  • ManyRVData Public
    pulp-platform/ManyRVData’s past year of commit activity
    0 0 0 0 Updated Dec 28, 2024
  • carfield Public

    A mixed-criticality platform built around Cheshire, with a number of safety/security and predictability features. Ready-to-use FPGA flow on multiple boards is available.

    pulp-platform/carfield’s past year of commit activity
    Tcl 72 14 14 6 Updated Dec 23, 2024
  • cheshire Public

    A minimal Linux-capable 64-bit RISC-V SoC built around CVA6

    pulp-platform/cheshire’s past year of commit activity
    Verilog 209 50 9 18 Updated Dec 20, 2024
  • cva6 Public Forked from openhwgroup/cva6

    This is the fork of CVA6 intended for PULP development.

    pulp-platform/cva6’s past year of commit activity
    Assembly 17 710 1 8 Updated Dec 20, 2024
  • spatz Public

    Spatz is a compact RISC-V-based vector processor meant for high-performance, small computing clusters.

    pulp-platform/spatz’s past year of commit activity
    C 77 Apache-2.0 18 1 2 Updated Dec 20, 2024
  • mempool Public

    A 256-RISC-V-core system with low-latency access into shared L1 memory.

    pulp-platform/mempool’s past year of commit activity
    C 278 Apache-2.0 46 3 5 Updated Dec 20, 2024
  • ara Public

    The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core

    pulp-platform/ara’s past year of commit activity
    C 387 132 64 9 Updated Dec 20, 2024